

Specifications in this document are tentative and subject to change.

RH850/F1L (100-Pin Version)

**RENESAS MCU** 

R01DS0211EJ0081 Rev.0.81 Dec 03, 2013

# Section 1 Electrical Specifications (Preliminary)

### 1.1 Overview

The specifications in this section are for devices operating under the following conditions. Where a special condition is required for a given specification, the condition will be indicated. Furthermore, the specifications in this section are not guaranteed unless the conditions listed below are met.

### 1.1.1 Pin Groups

| Symbol | Pin Group Supplied by | Related Pins/Ports                                                  |
|--------|-----------------------|---------------------------------------------------------------------|
| PgE    | EVCC, EVSS            | Related ports: JP0, P0, P8, P9, P10, P11 Related pins: RESET, FLMD0 |
| PgA0   | A0VREF, A0VSS         | Related port: AP0                                                   |

#### 1.1.2 General Measurement Conditions

#### 1.1.2.1 Common Conditions

- Power supply
  - REGVCC = EVCC = VPOC to 5.5 V
  - For the characteristics of the following sections, REGVCC = EVCC = 3.0 to 5.5 V
     1.9, 1.11, 1.12, 1.13, 1.14, 1.15, 1.16, 1.17, 1.18, 1.19, 1.20, 1.21, 1.22, 1.23, 1.27, 1.29
  - A0VREF = 3.0 V to 5.5 V
  - AWOVSS = ISOVSS = EVSS = A0VSS = 0 V
- Capacitance of the internal regulator
  - AWOVCL: 0.1  $\mu$ F +/- 30%
  - ISOVCL: 0.1  $\mu$ F +/- 30%
- Operating temperature
  - $Ta = -40 \text{ to } +125^{\circ}\text{C}$
- Load conditions
  - CL = 30 pF

#### **NOTE**

"VPOC" means POC (power on clear) detection voltage. For more detail, refer to **Section 1.24**, **POC Characteristics**.

#### 1.1.2.2 AC Characteristic Measurement Condition

#### (1) AC test input measurement points



#### (2) AC test output measurement points



#### (3) Load conditions



#### **CAUTION**

If the load capacitance exceeds 30pF due to the circuit configuration, it is recommended to insert a buffer in order to reduce capacitance till less than 30pF.

# 1.2 Absolute Maximum Ratings

#### **CAUTIONS**

- 1. Do not directly connect outputs (or input/outputs) to each other or to VDD, VCC, or GND.
- 2. Even momentarily exceeding the absolute maximum rating for just one item creates a threat of failure in the reliability of the products. That is, the absolute maximum ratings are the levels that raise a threat of physical damage to the products. Be sure to use the products only under conditions that do not exceed the ratings. The quality and normal operation of the product are guaranteed under the standards and conditions given as DC and AC characteristics.
- 3. When designing an external circuit ensure that the connections don't conflict with the port state of this device.

## 1.2.1 Supply Voltages

| Item                         | Symbol | Condition | MIN. | TYP. | MAX. | Unit |
|------------------------------|--------|-----------|------|------|------|------|
| System supply voltage        | REGVCC |           | -0.5 |      | 6.5  | V    |
|                              | AWOVSS |           | -0.5 |      | 0.5  | V    |
|                              | ISOVSS |           | -0.5 |      | 0.5  | V    |
| Port supply voltage          | EVCC   |           | -0.5 |      | 6.5  | V    |
|                              | EVSS   |           | -0.5 |      | 0.5  | V    |
| A/D-converter supply voltage | A0VREF |           | -0.5 |      | 6.5  | V    |
|                              | A0VSS  |           | -0.5 |      | 0.5  | V    |

## 1.2.2 Port Voltages

| Item             | Pin Group* <sup>1</sup> | Symbol | Condition | MIN. | TYP. | MAX.                                  | Unit |
|------------------|-------------------------|--------|-----------|------|------|---------------------------------------|------|
| Input<br>voltage | PgE                     | VI     |           | -0.5 |      | EVCC + 0.5<br>(Do not exceed 6.5 V)   | V    |
|                  | PgA0                    |        |           | -0.5 |      | A0VREF + 0.5<br>(Do not exceed 6.5 V) | V    |

Note 1. The characteristics of the alternative-function pins are the same as those of the port pins unless otherwise specified.

#### 1.2.3 Port Current



#### Definition of the condition:

- Per pin: Output current of one GPIO
- Per side: Total output current of all GPIO pins on one side of one IOVxx
- Total: Total output current of both sides of one IOVxx

#### Note:

- GPIO: General-purpose I/O pin (JP0\_0 to 5, P0\_0 to 14, P8\_0 to 12, P9\_0 to 6, P10\_0 to 15, P11\_0 to 7, AP0\_0 to 15)
- IOVxx: Power supply pin for I/O pins (EVCC, EVSS, A0VREF, A0VSS)

| Item              | Symbol | Pin Group                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Condition                                                                              | MIN.                                                                                              | TYP. | MAX. | Unit |
|-------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|------|------|------|
| High-level        | IOH    | PgE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Per pin                                                                                |                                                                                                   |      | -10  | mA   |
| output<br>current |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Per side (Total of P9_0 to P9_6)                                                       |                                                                                                   |      | -48  | mA   |
|                   |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Per side (Total of P10_6 to P10_9)                                                     |                                                                                                   |      | -40  | mA   |
|                   |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Per side (Total of P10_10 to P10_14, P11_1 to P11_7)                                   |                                                                                                   |      | -48  | mA   |
|                   |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Per side (Total of P10_0 to P10_2)                                                     |                                                                                                   |      | -30  | mA   |
|                   |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Per side (Total of P0_0 to P0_3, P10_3 to P10_5, P10_15, P11_0)                        |                                                                                                   |      | -48  | mA   |
|                   |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Per side (Total of JP0_3 to JP0_5, P0_4 to P0_6, P0_11 to P0_14, P8_2, P8_10 to P8_12) |                                                                                                   |      | -48  | mA   |
|                   |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Per side (Total of JP0_0 to JP0_2)                                                     |                                                                                                   |      | -30  | mA   |
|                   |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Per side (Total of P0_7 to P0_10, P8_0, P8_1, P8_3 to P8_9                             |                                                                                                   |      | -48  | mA   |
|                   |        | Total (EVCC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                        |                                                                                                   | -60  | mA   |      |
|                   | PgA0   | PgA0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Per pin                                                                                |                                                                                                   |      | -10  | mA   |
|                   |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Total (A0VREF)                                                                         |                                                                                                   |      | -48  | mA   |
| Low-level         | IOL    | PgE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Per pin                                                                                |                                                                                                   |      | 10   | mA   |
| output<br>current |        | Per side (Total of P10_10 to P10_14, P11_1 to P11_7)  Per side (Total of P10_0 to P10_2)  Per side (Total of P0_0 to P0_3, P10_3 to P10_5, P10_15, P11_0)  Per side (Total of JP0_3 to JP0_5, P0_4 to P0_6, P0_11 to P0_14, P8_2, P8_10 to P8_12)  Per side (Total of JP0_0 to JP0_2)  Per side (Total of P0_7 to P0_10, P8_0, P8_1, P8_3 to P8_9)  Total (EVCC)  PgA0 Per pin  Per side (Total of P9_0 to P9_6)  Per side (Total of P10_6 to P10_14, P11_1, P11_2)  Per side (Total of P11_3 to P11_7)  Per side (Total of P0_0 to P0_6, P0_11 to P0_14, P10_3 to P10_5, P10_15, P11_0)  Per side (Total of JP0_0 to JP0_5, P8_2, P8_10 to P8_12)  Per side (Total of P8_0, P8_1, P8_3 to P8_9)  Total (EVSS) |                                                                                        |                                                                                                   | 48   | mA   |      |
|                   |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Per side (Total of P10_6 to P10_14, P11_1, P11_2)                                      |                                                                                                   |      | 48   | mA   |
|                   |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Per side (Total of P11_3 to P11_7)                                                     |                                                                                                   |      | 48   | mA   |
|                   |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Per side (Total of P10_0 to P10_2)                                                     |                                                                                                   |      | 30   | mA   |
|                   |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                        |                                                                                                   |      | 48   | mA   |
|                   |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Per side (Total of JP0_0 to JP0_5, P8_2, P8_10 to P8_12)                               |                                                                                                   |      | 48   | mA   |
|                   |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Per side (Total of P0_7 to P0_10)                                                      |                                                                                                   |      | 40   | mA   |
|                   |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Per side (Total of P8_0, P8_1, P8_3 to P8_9)                                           |                                                                                                   |      | 48   | mA   |
|                   |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Total (EVSS)                                                                           |                                                                                                   |      | 60   | mA   |
|                   |        | PgA0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Per pin                                                                                |                                                                                                   |      | 10   | mA   |
|                   |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Total (A0VSS)                                                                          | P8_0, P8_1, P8_3 to P8_9  4, P11_1, P11_2)  0_11 to P0_14, P10_3 to P10_5,  P8_2, P8_10 to P8_12) |      |      |      |

#### **Temperature condition** 1.2.4

| Item                | Symbol | Condition     | MIN. | TYP. | MAX. | Unit |
|---------------------|--------|---------------|------|------|------|------|
| Storage temperature | Tstg   |               | -55  |      | 170  | °C   |
| Operating ambient   | Ta     | R7F7010212AFP | -40  |      | 85   | °C   |
| temperature         |        | R7F7010222AFP | -40  |      | 85   | °C   |
|                     |        | R7F7010232AFP | -40  |      | 85   | °C   |
|                     |        | R7F7010242AFP | -40  |      | 85   | °C   |
|                     |        | R7F7010252AFP | -40  |      | 85   | °C   |
|                     |        | R7F7010353AFP | -40  |      | 105  | °C   |
|                     |        | R7F7010213AFP | -40  |      | 105  | °C   |
|                     |        | R7F7010223AFP | -40  |      | 105  | °C   |
|                     |        | R7F7010233AFP | -40  |      | 105  | °C   |
|                     |        | R7F7010243AFP | -40  |      | 105  | °C   |
|                     |        | R7F7010354AFP | -40  |      | 125  | °C   |
|                     |        | R7F7010214AFP | -40  |      | 125  | °C   |
|                     |        | R7F7010224AFP | -40  |      | 125  | °C   |
|                     |        | R7F7010234AFP | -40  |      | 125  | °C   |
|                     |        | R7F7010244AFP | -40  |      | 125  | °C   |



# 1.3 Capacitance

| Item                     | Symbol            | Condition                                            | MIN. | TYP. | MAX. | Unit |
|--------------------------|-------------------|------------------------------------------------------|------|------|------|------|
| Input capacitance        | CI* <sup>1</sup>  | f = 1 MHz                                            |      |      | 10   | pF   |
| Input/output capacitance | CIO* <sup>2</sup> | <ul> <li>0 V for non measurement<br/>pins</li> </ul> | '    |      | 10   | pF   |

- Note 1. Cl: Capacitance between the input pin and ground
- Note 2. CIO: Capacitance between input/output pin and ground

# 1.4 Operational Condition

| Item                       | Symbol              | Condition | MIN.       | TYP. | MAX. | Unit |
|----------------------------|---------------------|-----------|------------|------|------|------|
| CPU clock frequency        | f <sub>CPUCLK</sub> |           |            |      | 80   | MHz  |
| Peripheral clock frequency |                     |           |            |      | *1   | MHz  |
| Power supply*3             | REGVCC<br>EVCC      |           | VPOC<br>*2 |      | 5.5  | V    |
|                            | A0VREF*4            |           | 3.0        |      | 5.5  | V    |

- Note 1. For maximum frequency of peripherals, refer to Section 10, Clock Controller, in the RH850/F1L Group User's Manual: Hardware.
- Note 2. "VPOC" means POC (power on clear) detection voltage (typ. 2.95V@at power-on, typ. 2.9V@after (except) power-on). For detail, refer to **Section 1.24, POC Characteristics**.
- Note 3. This item shows the power supply range only. The operational condition of power supply voltage shows <Common condition> of Section 1.1.2, General Measurement Conditions
- Note 4. When the terminal of P8 and P9 is used as analog input, it is necessary to A0VREF = EVCC.

### 1.5 Oscillator Characteristics

| Item                                   | Symbol            | Condition                                              | MIN. | TYP. | MAX.               | Unit |
|----------------------------------------|-------------------|--------------------------------------------------------|------|------|--------------------|------|
| MainOsc frequency                      | f <sub>MOSC</sub> | Crystal/Ceramic                                        | 8    |      | 24                 | MHz  |
| MainOsc oscillation stabilization time | t <sub>MSTB</sub> | EMCLK is operated by High<br>Speed Internal Oscillator | 0*1  |      | 17.9* <sup>1</sup> | ms   |
|                                        |                   | EMCLK is operated by Low<br>Speed Internal Oscillator  | 0*1  |      | 593.7<br>*1        | ms   |

Note 1. Oscillator stabilization time depends on value of MOSCST register. Select appropriate stabilization time in accordance with oscillator specifications.

### CAUTION

The oscillation stabilization time differs according the matching with the external resonator circuit. It is recommended to determine the oscillation stabilization time by an oscillator matching test.

#### NOTE

Recommended oscillator circuit is shown below.



## 1.6 Internal Oscillator Characteristics

| Item                                     | Symbol             | Condition                     | MIN.  | TYP. | MAX.  | Unit |
|------------------------------------------|--------------------|-------------------------------|-------|------|-------|------|
| LS IntOsc frequency                      | f <sub>RL</sub>    |                               | 220.8 | 240  | 259.2 | kHz  |
| HS IntOsc frequency                      | f <sub>RH</sub>    |                               | 7.36  | 8    | 8.64  | MHz  |
|                                          |                    | Ta = 25°C                     | 7.6   | 8    | 8.4   | MHz  |
| HS IntOsc oscillation stabilization time | t <sub>RHSTB</sub> | ROSCST = 0100 <sub>B</sub> *1 | 15.5  | 16.7 | 18.2  | μs   |

Note 1. Set  $0100_B$  in ROSCST register.

## 1.7 PLL Characteristics

| Item                                     | Symbol               | Condition | MIN.  | TYP.  | MAX.  | Unit |
|------------------------------------------|----------------------|-----------|-------|-------|-------|------|
| Input frequency                          | f <sub>PLLICLK</sub> |           | 8     |       | 24    | MHz  |
| Output frequency<br>(PLL for CPU)        | f <sub>CPLL</sub>    |           | 25    |       | 80    | MHz  |
| Output frequency<br>(PLL for Peripheral) | f <sub>PPLL</sub>    |           | 25    |       | 80    | MHz  |
| Lock time                                | t <sub>LCKP</sub>    |           | 104.0 | 112.3 | 122.1 | μs   |

#### Note: PLL jitter\*1

| Item                 | Symbol           | Condition    | MIN. | TYP. | MAX. | Unit |
|----------------------|------------------|--------------|------|------|------|------|
| Output period jitter | t <sub>CPJ</sub> | par = 4*2    | -150 |      | 150  | ps   |
|                      |                  | par = 8*2    | -250 |      | 250  | ps   |
|                      |                  | par = 16*2   | -300 |      | 300  | ps   |
| Long term jitter     | t <sub>LTJ</sub> | term = 1 µs  | -500 |      | 500  | ps   |
|                      |                  | term = 10 μs | -1   |      | 1    | ns   |
|                      |                  | term = 20 μs | -2   |      | 2    | ns   |

Note 1. This specification is based on simulation and not tested during outgoing inspection.

# 1.8 Regulator Characteristics

| Item             | Symbol  | Condition            | MIN.   | TYP. | MAX. | Unit |
|------------------|---------|----------------------|--------|------|------|------|
| Input voltage    | REGVCC  |                      | VPOC*1 |      | 5.5  | V    |
| Output voltage   | AWOVCL  |                      | 1.1    | 1.25 | 1.35 | V    |
|                  | ISOVCL  |                      | 1.1    | 1.25 | 1.35 | V    |
| Capacitance      | CAWOVCL | AWOVCL pin           | 0.07   | 0.10 | 0.13 | μF   |
|                  | CISOVCL | ISOVCL pin           | 0.07   | 0.10 | 0.13 | μF   |
| Voltage gradient | RAVS    | REGVCC = 0 V → 3.0 V | 0.02   |      | 500  | V/ms |

Note 1. "VPOC" means POC (power on clear) detection voltage (typ. 2.95V@at power-on, typ. 2.9V@after (except) power-on).

For detail, refer to Section 1.24, POC Characteristics.

Note 2. "par" is set by PA[2:0] bit of PLLC register.

### 1.9 Pin Characteristics

| Item                          | Symbol                             | Condition                                                                       |                                                 | MIN.           | TYP. | MAX.         | Unit |
|-------------------------------|------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------|----------------|------|--------------|------|
| High level input voltage      | VIH                                | CMOS                                                                            |                                                 | 0.65 × IOVCC   |      | IOVCC + 0.3  | V    |
|                               |                                    | SHMT1(except FLMD                                                               | 00 pin)                                         | 0.7 × IOVCC    |      | IOVCC + 0.3  | V    |
|                               |                                    | SHMT1(FLMD0 pin)*                                                               | 2                                               | 0.66 × EVCC    |      | EVCC + 0.3   | V    |
|                               |                                    | SHMT2                                                                           |                                                 | 0.75 × IOVCC   |      | IOVCC + 0.3  | V    |
|                               |                                    | SHMT4                                                                           |                                                 | 0.8 × IOVCC    |      | IOVCC + 0.3  | V    |
| Low level input voltage       | VIL                                | CMOS                                                                            |                                                 | -0.3           |      | 0.35 × IOVCC | V    |
|                               |                                    | SHMT1                                                                           |                                                 | -0.3           |      | 0.3 × IOVCC  | V    |
|                               |                                    | SHMT2                                                                           |                                                 | -0.3           |      | 0.25 × IOVCC | V    |
|                               |                                    | SHMT4                                                                           |                                                 | -0.3           |      | 0.5 × IOVCC  | V    |
| Input hysteresis for Schmitt  | VH                                 | SHMT1                                                                           |                                                 | 0.3            |      |              | V    |
|                               |                                    | SHMT2                                                                           |                                                 | 0.2 × IOVCC    |      |              | V    |
|                               |                                    | SHMT4                                                                           |                                                 | 0.1            |      |              | V    |
| Input leakage current         | ILIH                               | VI = IOVCC*1                                                                    |                                                 |                |      | 0.5          | μA   |
|                               | ILIL                               | VI = 0 V*1                                                                      |                                                 |                |      | -0.5         | μA   |
| Internal pull-up resistance   | RU                                 |                                                                                 |                                                 | 20 (275 μA)    | 40   | 100          | kΩ   |
| Internal pull-down resistance | RD                                 |                                                                                 |                                                 | 20 (275 μA)    | 40   | 100          | kΩ   |
| High level output voltage*6   | VOH                                | Fast mode (40 MHz n                                                             | node)                                           | ,              |      |              |      |
|                               |                                    | ,                                                                               | $IOH = -5 \text{ mA } (6 \text{ pins})^{*3}$    | IOVCC - 1.0    |      |              | V    |
|                               |                                    |                                                                                 | $IOH = -3 \text{ mA } (10 \text{ pins})^{*3}$   | IOVCC - 1.0    |      |              | V    |
|                               |                                    |                                                                                 | $IOH = -1 \text{ mA } (16 \text{ pins})^{*3}$   | IOVCC - 0.5    |      |              | V    |
|                               |                                    |                                                                                 | $IOH = -0.1 \text{ mA } (16 \text{ pins})^{*3}$ | IOVCC - 0.5    |      |              | V    |
|                               |                                    | Slow mode (10 MHz r                                                             |                                                 |                |      |              | -    |
|                               |                                    | 0.011000 (10                                                                    | IOH = -1 mA (16 pins)*3                         | IOVCC - 0.5    |      |              | V    |
|                               |                                    |                                                                                 | $IOH = -0.1 \text{ mA } (16 \text{ pins})^{*3}$ | IOVCC - 0.5    |      |              | V    |
| Low level output voltage*6    | VOL                                | Fast mode (40 MHz n                                                             |                                                 | 10 7 0 0 0 0 0 |      |              | •    |
| Low lover output voltage      | VOL                                | r dot modo ( to mi iz n                                                         | IOL = 5 mA (6 pins)*3                           |                |      | 0.4          | V    |
|                               |                                    |                                                                                 | IOL = 3 mA (10 pins)*3                          |                |      | 0.4          | V    |
|                               |                                    |                                                                                 | IOL = 1 mA (16 pins)*3                          |                |      | 0.4          | V    |
|                               |                                    | Slow mode (10 MHz                                                               |                                                 |                |      | 0.4          | v    |
|                               |                                    | Slow mode (10 MHz mode) $\overline{IOL = 1 \text{ mA } (16 \text{ pins})^{*3}}$ |                                                 |                |      | 0.4          | V    |
| Output frequency              |                                    | Slow mode                                                                       |                                                 |                |      |              |      |
| Output frequency              | $f_O$                              | Slow mode                                                                       | CL = 30 pF                                      |                |      | 6            | MHz  |
|                               |                                    |                                                                                 | CL = 50 pF                                      |                |      |              | MHz  |
|                               |                                    |                                                                                 | CL = 100 pF                                     |                |      | 3            | MHz  |
|                               |                                    | Fast mode, except<br>below pins                                                 | CL = 30 pF                                      |                |      | 40           | MHz  |
|                               |                                    | p                                                                               | CL = 50 pF                                      |                |      | 24           | MHz  |
|                               |                                    |                                                                                 | CL = 100 pF                                     |                |      | 12           | MHz  |
|                               |                                    | Fast mode, P0_2<br>and P0_3                                                     | CL = 30 pF                                      |                |      | 80           | MHz  |
| Rise/Fall time                | t <sub>KRP</sub> /t <sub>KFP</sub> | Slow mode                                                                       | CL = 30 pF* <sup>3</sup>                        |                |      | 37           | ns   |
|                               |                                    |                                                                                 | CL = 50 pF*3                                    |                |      | 62           | ns   |
|                               |                                    |                                                                                 | CL = 100 pF*3                                   |                |      | 124          | ns   |
|                               |                                    | Fast mode                                                                       | CL = 30 pF*3                                    |                |      | 7            | ns   |
|                               |                                    | (Except below pins)                                                             | CL = 50 pF*3                                    |                |      | 12           | ns   |
|                               |                                    |                                                                                 | CL = 100 pF*3                                   |                |      | 24           | ns   |
|                               |                                    | Fast mode, P0_2<br>and P0_3                                                     | CL = 100 pF* <sup>4</sup>                       |                |      | 6.15         | ns   |

Note: "IOVCC" means the pins are assigned to the power supply (EVCC and A0VREF).

Note 1. Not select the analog input function of ADCn.

Note 2. When the internal pull-up resistor of FLMD0 pin is applied by FLMDCNT register, please connect 95 k $\Omega$  or more as external pull-down resistor. In addition, this external pull-down resistor is possible to correspond of special spec.

Note 3. The number of pin indicates simultaneous ON. Measurement point: 0.1  $\times$  VDD 5 V to 0.9  $\times$  VDD 5 V

Note 4. Measurement point: 0.2 x VDD 5 V to 0.8 x VDD 5 V

Note 5. Except AP0



Note 6. The total current of IOH/IOL is shown in the following table.

| Item              | Symbol  | Pin Group | Condition                                                                              | MIN. | TYP. | MAX.       | Unit |
|-------------------|---------|-----------|----------------------------------------------------------------------------------------|------|------|------------|------|
| High-level        | IOH     | PgE       | Per side (Total of P9_0 to P9_6)                                                       |      |      | <b>-</b> 7 | mA   |
| output<br>current |         |           | Per side (Total of P10_6 to P10_9)                                                     |      |      | -20        | mA   |
|                   |         |           | Per side (Total of P10_10 to P10_14, P11_1 to P11_7)                                   |      |      | -30        | mA   |
|                   |         |           | Per side (Total of P10_0 to P10_2)                                                     |      |      | -15        | mA   |
|                   |         |           | Per side (Total of P0_0 to P0_3, P10_3 to P10_5, P10_15, P11_0)                        |      |      | -30        | mA   |
|                   |         |           | Per side (Total of JP0_3 to JP0_5, P0_4 to P0_6, P0_11 to P0_14, P8_2, P8_10 to P8_12) |      |      | -30        | mA   |
|                   |         |           | Per side (Total of JP0_0 to JP0_2)                                                     |      |      | -3         | mA   |
|                   |         |           | Per side (Total of P0_7 to P0_10, P8_0, P8_1, P8_3 to P8_9                             |      |      | -17        | mA   |
|                   |         |           | Total (EVCC)                                                                           |      |      | -60        | mA   |
|                   |         | PgA0      | Total (A0VREF)                                                                         |      |      | -16        | mA   |
| Low-level         | IOL PgE |           | Per side (Total of P9_0 to P9_6)                                                       |      |      | 7          | mA   |
| output<br>current |         |           | Per side (Total of P10_6 to P10_14, P11_1, P11_2)                                      |      |      | 30         | mA   |
|                   |         |           | Per side (Total of P11_3 to P11_7)                                                     |      |      | 25         | mA   |
|                   |         |           | Per side (Total of P10_0 to P10_2)                                                     |      |      | 15         | mA   |
|                   |         |           | Per side (Total of P0_0 to P0_6, P0_11 to P0_14, P10_3 to P10_5, P10_15, P11_0)        |      |      | 30         | mA   |
|                   |         |           | Per side (Total of JP0_0 to JP0_5, P8_2, P8_10 to P8_12)                               |      |      | 10         | mA   |
|                   |         |           | Per side (Total of P0_7 to P0_10)                                                      |      |      | 8          | mA   |
|                   |         |           | Per side (Total of P8_0, P8_1, P8_3 to P8_9)                                           |      |      | 9          | mA   |
|                   |         |           | Total (EVSS)                                                                           |      |      | 60         | mA   |
|                   |         | PgA0      | Total (A0VSS)                                                                          |      |      | 16         | mA   |

Note: For detail of the definition of "side" and "total", refer to Section 1.2.3, Port Current.

# 1.10 Power Supply Currents

|                        |        |                 |              | Condition    |                                                |      |      |      |      |
|------------------------|--------|-----------------|--------------|--------------|------------------------------------------------|------|------|------|------|
| Item                   | Symbol | CPU             | PLL          | Та           | Peripheral                                     | MIN. | TYP. | MAX. | Unit |
| RUN mode               | IDDR   | Run             | Run          | -40 to 125°C | All peripherals run                            |      | 25   | 60   | mA   |
| current                |        | (80 MHz)        |              |              | All peripherals stop                           |      | 19   |      | mA   |
| HALT mode current      | IDDH   | Run<br>(80 MHz) | Run          | –40 to 125°C | All peripherals run                            |      | 20   | 56   | mA   |
| STOP mode              | IDDS   | Stop            | Stop         | –40 to 85°C  | All peripherals stop                           |      | 0.35 | 3.5  | mA   |
| current                |        |                 |              | 105°C        | All peripherals stop                           |      |      | 8    | mA   |
|                        |        |                 |              | 125°C        | All peripherals stop                           |      |      | 12   | mA   |
| Deep STOP mode current | IDDDS  | Power off       | Power<br>off | −40 to 85°C  | AWO: All peripherals<br>stop<br>ISO: Power off |      | 35   | 350  | μА   |
|                        |        |                 |              | 105°C        | AWO: All peripherals stop ISO: Power off       |      |      | 700  | μΑ   |
|                        |        |                 |              | 125°C        | AWO: All peripherals<br>stop<br>ISO: Power off |      |      | 1000 | μΑ   |
| Cyclic RUN             | IDDCR  | Run             | Stop         | –40 to 85°C  | (*a)                                           |      | 1.6  | 11   | mA   |
| mode current           |        | (HS IntOsc)     |              | 105°C        | (*a)                                           |      |      | 17   | mA   |
|                        |        |                 |              | 125°C        | (*a)                                           |      |      | 24   | mA   |
| Cyclic STOP            | IDDCS  | Stop            | Stop         | -40 to 85°C  | (*b)                                           |      | 0.40 | 6    | mA   |
| mode current           |        |                 |              | 105°C        | (*b)                                           |      |      | 9    | mA   |
|                        |        |                 |              | 125°C        | (*b)                                           |      |      | 13   | mA   |

#### **NOTES**

- 1. The condition of "TYP." shows the specification with the following conditions. Also, the value is just for reference only.
  - Ta = 25°C
  - REGVCC = EVCC = A0VREF = 5.0 V
  - AWOVSS = EVSS = A0VSS = 0 V
- 2. REGVCC, EVCC and A0VREF total current. But the I/O buffer is stopped.

|        |            |                 | Condition       |
|--------|------------|-----------------|-----------------|
| Functi | on         | (*a)            | (*b)            |
| AWO    |            |                 |                 |
|        | MainOsc    | Stop            | Stop            |
|        | HS IntOsc  | Run             | Stop            |
|        | TAUJ0      | Run (LS IntOsc) | Run (LS IntOsc) |
|        | CLMA0      | Run             | Stop            |
|        | CLMA1      | Stop            | Stop            |
|        | ADCn       | Stop            | Stop            |
|        | LPS        | Stop            | Stop            |
|        | FOUT       | Stop            | Stop            |
|        | RRAM       | Run (Fetch)     | Stop            |
| ISO    |            |                 |                 |
|        | CPU        | Run (HS IntOsc) | Stop            |
|        | except CPU | Stop            | Stop            |

# 1.11 Interrupt Timing

| Item                     | Symbol              | Condition                                                                        | MIN. | TYP. | MAX. | Unit |
|--------------------------|---------------------|----------------------------------------------------------------------------------|------|------|------|------|
| NMI input high/low level | t <sub>WNIH</sub> / | Edge detection mode                                                              | 600  |      |      | ns   |
| width                    | t <sub>WNIL</sub>   | Level detection mode<br>(EMCLK is operated by<br>High Speed Internal Oscillator) | 756  |      |      | ns   |
|                          |                     | Level detection mode<br>(EMCLK is operated by<br>Low Speed Internal Oscillator)  | 5.13 |      |      | μs   |
| INTPn input high/low     | t <sub>WITH</sub> / | Edge detection mode                                                              | 600  |      |      | ns   |
| level width              | t <sub>WITL</sub>   | Level detection mode<br>(EMCLK is operated by<br>High Speed Internal Oscillator) | 756  |      |      | ns   |
|                          |                     | Level detection mode<br>(EMCLK is operated by<br>Low Speed Internal Oscillator)  | 5.13 |      |      | μs   |



Table 1.1 In case the RESET pin is used

| Item                                       | Symbol            | Condition | MIN. | TYP. | MAX. | Unit |
|--------------------------------------------|-------------------|-----------|------|------|------|------|
| REGVCC ↑ and IOVDD ↑ to RESET ↑ delay time | t <sub>DPOR</sub> |           | 2    |      |      | ms   |
| FLMD0, 1 setup time (vs RESET ↑)           | t <sub>SMDR</sub> |           | 1    |      |      | ms   |
| FLMD0, 1 hold time<br>(vs RESET ↑)         | t <sub>HMDR</sub> |           | 1    |      |      | ms   |
| RESET ↓ to REGVCC ↓ and IOVDD ↓ delay time | t <sub>DRPD</sub> |           | 0    |      |      | ms   |



Table 1.2 In case the RESET pin is not used\*1

| Item                                       | Symbol             | Condition | MIN. | TYP. | MAX. | Unit |
|--------------------------------------------|--------------------|-----------|------|------|------|------|
| REGVCC ↑ and IOVDD ↑ to FLMD0, 1 hold time | t <sub>HPOMD</sub> |           | 2    |      |      | ms   |

Note 1. The  $\overline{\text{RESET}}$  pin is always pulled up (high fixed).



#### **NOTE**

REGVCC = IOVDD (IOVDD: EVCC = A0VREF)

This condition is available in Normal operation mode only.

# 1.13 **RESET** Timing

| Item                        | Symbol            | Condition       | MIN. | TYP. | MAX. | Unit |
|-----------------------------|-------------------|-----------------|------|------|------|------|
| RESET input low level width | t <sub>WRSL</sub> | Except power on | 600  |      |      | ns   |



# 1.14 Port polling timing

| Item                                 | Symbol             | Condition | MIN. | TYP. | MAX. | Unit |
|--------------------------------------|--------------------|-----------|------|------|------|------|
| DPINn input delay time (vs SELDP2-0) | t <sub>DSDDI</sub> |           |      |      | 150  | ns   |

**Note:** n = 7 to 0



#### 1.15 **CSCXFOUT Timing**

Condition: These specs are the fast mode case.

| Item                  | Symbol               | Condition                    | MIN.                      | TYP. | MAX. | Unit |
|-----------------------|----------------------|------------------------------|---------------------------|------|------|------|
| CSCXFOUT output cycle | t <sub>FOUT</sub>    | JP0_3 pin                    | 100<br>(max. 10 MHz)      |      |      | ns   |
|                       |                      | Except JP0_3 pin (Fast mode) | 41.6<br>(max. 24 MHz)     |      |      | ns   |
| CSCXFOUT high/        | t <sub>WKHFO</sub> / | JP0_3 pin                    | t <sub>FOUT</sub> /2 - 37 |      |      | ns   |
| low level width       | twklfo               | Except JP0_3 pin (Fast mode) | t <sub>FOUT</sub> /2 - 10 |      |      | ns   |
| CSCXFOUT rise/        | t <sub>KRFO</sub> /  | JP0_3 pin                    |                           |      | 37   | ns   |
| fall time             | t <sub>KFFO</sub>    | Except JP0_3 pin (Fast mode) |                           |      | 10   | ns   |



#### **Mode Timing** 1.16

| Item                                | Symbol                                     | Condition | MIN. | TYP. | MAX. | Unit |
|-------------------------------------|--------------------------------------------|-----------|------|------|------|------|
| FLMD0,1 input high/low level width  | t <sub>WFMDH</sub> /<br>t <sub>WFMDL</sub> |           | 600  |      |      | ns   |
| MODE0, 1 input high/low level width | t <sub>WMDH</sub> /<br>t <sub>WMDL</sub>   |           | 600  |      |      | ns   |



# 1.17 Timer Timing

Condition: Specs of TAPA0Uy/Vy/Wy (y = P, N) are the fast mode case.

| Item                                                                 | Symbol                                       | Condition | MIN.                             | TYP. | MAX. | Unit |
|----------------------------------------------------------------------|----------------------------------------------|-----------|----------------------------------|------|------|------|
| TAUD0ly input high/low level width (y = 0 to 15)                     | t <sub>WTDIH</sub> /<br>t <sub>WTDIL</sub>   |           | n × Tsamp + 20 <sup>*1, *2</sup> |      |      | ns   |
| TAUD0Oy output cycle (y = 0 to 15)                                   | t <sub>TDCYK</sub>                           | Slow mode |                                  |      | 10   | MHz  |
| TAUBxly input high/low level width $(x = 0, y = 0 \text{ to } 15)$   | t <sub>WTBIH</sub> /<br>t <sub>WTBIL</sub>   |           | n × Tsamp + 20 <sup>*1, *2</sup> |      |      | ns   |
| TAUBxOy output cycle (x = 0, y = 0 to 15)                            | t <sub>TBCYK</sub>                           | Slow mode |                                  |      | 10   | MHz  |
| TAUJxly input high/low level width $(x = 0, 1, y = 0 \text{ to } 3)$ | t <sub>WTJIH</sub> /<br>t <sub>WTJIL</sub>   |           | 600                              |      |      | ns   |
| TAUJxOy output cycle $(x = 0, 1, y = 0 \text{ to } 3)$               | t <sub>TJCYK</sub>                           | Slow mode |                                  |      | 10   | MHz  |
| TAPA0ESO input high/low level width                                  | t <sub>WESIH</sub> /<br>t <sub>WESIL</sub>   |           | 600                              |      |      | ns   |
| TAPA0Uy/Vy/Wy output cycle (y = P, N)                                | t <sub>TPCYK</sub>                           | Slow mode |                                  |      | 10   | MHz  |
| ENCA0TINy input high/low level width (y = 0, 1)                      | t <sub>WENTIH</sub> /<br>t <sub>WENTIL</sub> |           | n × Tsamp + 20 <sup>*1</sup>     |      |      | ns   |
| ENCA0yIN input high/low level width (y = A, B, Z)                    | t <sub>WENyIH</sub> /<br>t <sub>WENyIL</sub> |           | n × Tsamp + 20 <sup>*1</sup>     |      |      | ns   |
| PWGAyO output cycle (y = 0 to 47)                                    | t <sub>PWGCYK</sub>                          | Slow mode |                                  |      | 10   | MHz  |

Note 1. n: Sampling number of the digital noise filter for each input.

Tsamp: Sampling time of the digital noise filter for each input.

Note 2. Input more than 1 count clock width of each timer counter channel.



# 1.18 RLIN2/RLIN3 Timing

| Item                | Symbol | Condition     | MIN. | TYP. | MAX.  | Unit |
|---------------------|--------|---------------|------|------|-------|------|
| RLIN3 transfer rate |        | LIN function  | 1    |      | 115.2 | kbps |
|                     |        | UART function |      |      | 1.5   | Mbps |
| RLIN2 transfer rate |        |               | 1    |      | 20    | kbps |

# 1.19 RS-CAN Timing

| Item                                  | Symbol            | Condition                                                     | MIN. | TYP. | MAX. | Unit |
|---------------------------------------|-------------------|---------------------------------------------------------------|------|------|------|------|
| Transfer rate                         |                   |                                                               |      |      | 1    | Mbps |
| CAN node delay time                   | t <sub>NODE</sub> | t <sub>CYCLE</sub> = 62.5 ns                                  |      |      | 100  | ns   |
| Internal delay time<br>(Input/output) |                   | Input + Output<br>(t <sub>INPUT</sub> + t <sub>OUTPUT</sub> ) |      |      | 50.0 | ns   |



### **NOTE**

Internal clock of CAN is the clock selected by CKSC register.

# 1.20 CSI Timing

# 1.20.1 CSIG Timing

Condition: CSIGnSO and CSIGnSC (output) pin are the fast mode.

Table 1.3 CSIG Timing (Master Mode)

| Item                                | Symbol              | Condition                                        | MIN.                           | TYP. | MAX. | Unit |
|-------------------------------------|---------------------|--------------------------------------------------|--------------------------------|------|------|------|
| Macro operation clock cycle time    | <sup>t</sup> KCYGn  |                                                  | 12.5<br>(max. 80 MHz)          |      |      | ns   |
| CSIGnSC cycle time                  | t <sub>KCYMGn</sub> |                                                  | 100                            |      |      | ns   |
| CSIGnSC high level width            | t <sub>KWHMGn</sub> |                                                  | 0.5 × t <sub>KCYMGn</sub> – 10 |      |      | ns   |
| CSIGnSC low level width             | t <sub>KWLMGn</sub> |                                                  | 0.5 × t <sub>KCYMGn</sub> – 10 |      |      | ns   |
| CSIGnSI setup time<br>(vs. CSIGnSC) | <sup>t</sup> SSIMGn |                                                  | 30                             |      |      | ns   |
| CSIGnSI hold time<br>(vs. CSIGnSC)  | <sup>t</sup> HSIMGn |                                                  | 0                              |      |      | ns   |
| CSIGnSO output delay (vs. CSIGnSC)  | t <sub>DSOMGn</sub> |                                                  |                                |      | 7    | ns   |
| CSIGnRYI setup time (vs. CSIGnSC)   | t <sub>SRYIGn</sub> | CSIGnCTL1.CSIGnSIT = x<br>CSIGnCTL1.CSIGnHSE = 1 | 2 × t <sub>KCYGn</sub> + 25    |      |      | ns   |
| CSIGnRYI High level width           | t <sub>WRYIGn</sub> | CSIGnCTL1.CSIGnHSE = 1                           | t <sub>KCYGn</sub> + 5         |      |      | ns   |

Table 1.4 CSIG Timing (Slave Mode)

| Item                                | Symbol               | Condition | MIN.                           | TYP. | MAX. | Unit |
|-------------------------------------|----------------------|-----------|--------------------------------|------|------|------|
| Macro operation clock cycle time    | <sup>t</sup> KCYGn   |           | 12.5<br>(max. 80 MHz)          |      |      | ns   |
| CSIGnSC cycle time                  | t <sub>KCYSGn</sub>  |           | 200                            |      |      | ns   |
| CSIGnSC high level width            | t <sub>KWHSGn</sub>  |           | 0.5 × t <sub>KCYSGn</sub> – 10 |      |      | ns   |
| CSIGnSC low level width             | t <sub>KWLSGn</sub>  |           | 0.5 × t <sub>KCYSGn</sub> – 10 |      |      | ns   |
| CSIGnSI setup time (vs. CSIGnSC)    | t <sub>SSISGn</sub>  |           | 20                             |      |      | ns   |
| CSIGnSI hold time (vs. CSIGnSC)     | t <sub>HSISGn</sub>  |           | t <sub>KCYGn</sub> + 5         |      |      | ns   |
| SO output delay<br>(vs. CSIGnSC)    | t <sub>DSOSGn</sub>  |           |                                |      | 30   | ns   |
| CSIGnRYO output delay               | t <sub>SRYOGn</sub>  |           |                                |      | 38   | ns   |
| CSIGnSSI setup time (vs.CSIGnSC)    | t <sub>SSSISGn</sub> |           | 0.5 × t <sub>KCYSGn</sub> – 5  |      |      | ns   |
| CSIGnSSI hold time<br>(vs. CSIGnSC) | <sup>t</sup> HSSISGn |           | t <sub>KCYGn</sub> + 5         |      |      | ns   |

## 1.20.2 CSIH Timing

#### Condition:

- REGVCC = EVCC = 3.0 V to 5.5 V
- CSIHnSO and CSIHnSC (output) pin are the fast mode, and CL = 100 pF (n = 0)/50 pF (n = 1 to 3).

Table 1.5 CSIH Timing (Master Mode)

| Item                               | Symbol                | Condition                                          | MIN.                                          | TYP. | MAX. | Unit |
|------------------------------------|-----------------------|----------------------------------------------------|-----------------------------------------------|------|------|------|
| Macro Operation clock cycle time   | <sup>t</sup> KCYHn    |                                                    | 12.5<br>(max. 80 MHz)                         |      |      | ns   |
| CSIHnSC cycle time                 | t <sub>KCYMHn</sub>   |                                                    | 100                                           |      |      | ns   |
| CSIHnSC high level width           | t <sub>KWHMHn</sub>   |                                                    | 0.5 × t <sub>KCYMHn</sub> – 10                |      |      | ns   |
| CSIHnSC low level width            | t <sub>KWLMHn</sub>   |                                                    | 0.5 × t <sub>KCYMHn</sub> – 10                |      |      | ns   |
| CSIHnSI setup time (vs. CSIHnSC)   | t <sub>SSIMHn</sub>   | SI Positive edge mode<br>(CSIHnCTL1.CSIHnSLRS = 0) | 19                                            |      |      | ns   |
|                                    |                       | SI Negative edge mode<br>(CSIHnCTL1.CSIHnSLRS = 1) | 14                                            |      |      | ns   |
| CSIHnSI hold time<br>(vs. CSIHnSC) | t <sub>HSIMHn</sub>   | SI Positive edge mode<br>(CSIHnCTL1.CSIHnSLRS = 0) | 0                                             |      |      | ns   |
|                                    |                       | SI Negative edge mode<br>(CSIHnCTL1.CSIHnSLRS = 1) | t <sub>KCYHn</sub> /2                         |      |      | ns   |
| CSIHnSO output delay (vs. CSIHnSC) | t <sub>DSOMHn</sub>   |                                                    |                                               |      | 7    | ns   |
| CSIHnRYI setup time (vs. CSIHnSC)  | t <sub>SRYIHn</sub>   | CSIHnCTL1.CSIHnSIT = x<br>CSIHnCTL1.CSIHnHSE = 1   | 2 × t <sub>KCYHn</sub> + 25                   |      |      | ns   |
| CSIHnRYI high level width          | t <sub>WRYIHn</sub>   | CSIHnCTL1.CSIHnHSE = 1                             | t <sub>KCYHn</sub> + 5                        |      |      | ns   |
| CSIHnCSS0-7 inactive width         | t <sub>WSCSBHn</sub>  |                                                    | CSIDLE × t <sub>KCYMHn</sub> - 11             |      |      | ns   |
| CSIHnCSS0-7 setup time             | t <sub>SSCSBHn0</sub> | CSIHnCTL1.CSIHnDAP = 0                             | CSSETUP x t <sub>KCYMHn</sub> - 23            |      |      | ns   |
| (vs. CSIHnSC)                      | t <sub>SSCSBHn1</sub> | CSIHnCTL1.CSIHnDAP = 1                             | (CSSETUP + 0.5) × t <sub>KCYMHn</sub><br>- 23 |      |      | ns   |
| CSIHnCSS0-7 hold time              | t <sub>HSCSBHn0</sub> | CSIHnCTL1.CSIHnSIT = 0                             | CSSHOLD × t <sub>KCYMHn</sub> - 5             |      |      | ns   |
| (vs. CSIHnSC)                      | t <sub>HSCSBHn1</sub> | CSIHnCTL1.CSIHnSIT = 1                             |                                               |      |      | ns   |

#### NOTE

CSIDLE: Setting value of CSIHnCFGx.CSIHnIDx[2:0]

CSSETUP: Setting value of CSIHnCFGx.CSIHnSPx[3:0]

CSSHOLD: Setting value of CSIHnCFGx.CSIHnHDx[3:0]

However, when n = 0, x = 0 to 7; when n = 1, x = 0 to 5; and when n = 2, 3, x = 0 to 3.

#### **CAUTION**

When the serial clock level is changed during the communication (CSIHnCFGx.CSIHnCKPx) and the IDLE has a setting of 0.5 transmission clock clock period an inactive width time  $t_{WSCSB}$  of "0.5 x  $t_{KCYMHn}$ " is added.

However, when n = 0, x = 0 to 7; when n = 1, x = 0 to 5; and when n = 2, 3, x = 0 to 3.



Table 1.6 **CSIH Timing (Slave Mode)** 

| Item                                | Symbol               | Condition | MIN.                           | TYP. | MAX. | Unit |
|-------------------------------------|----------------------|-----------|--------------------------------|------|------|------|
| Macro Operation clock cycle time    | <sup>t</sup> KCYHn   |           | 12.5<br>(max. 80 MHz)          |      |      | ns   |
| CSIHnSC cycle time                  | t <sub>KCYSHn</sub>  |           | 200                            |      |      | ns   |
| CSIHnSC high level width            | t <sub>KWHSHn</sub>  |           | 0.5 × t <sub>KCYSHn</sub> - 10 |      |      | ns   |
| CSIHnSC low level width             | t <sub>KWLSHn</sub>  |           | 0.5 × t <sub>KCYSHn</sub> - 10 |      |      | ns   |
| CSIHnSI setup time (vs. CSIHnSC)    | t <sub>SSISHn</sub>  |           | 20                             |      |      | ns   |
| CSIHnSI hold time<br>(vs. CSIHnSC)  | t <sub>HSISHn</sub>  |           | t <sub>KCYHn</sub> + 5         |      |      | ns   |
| SO output delay (vs. CSIHnSC)       | t <sub>DSOSHn</sub>  |           |                                |      | 30   | ns   |
| CSIHnRYO output delay               | t <sub>SRYOHn</sub>  |           |                                |      | 38   | ns   |
| CSIHnSSI setup time (vs. CSIHnSC)   | t <sub>SSSISHn</sub> |           | 0.5 × t <sub>KCYSHn</sub> - 5  |      |      | ns   |
| CSIHnSSI hold time<br>(vs. CSIHnSC) | t <sub>HSSISHn</sub> |           | t <sub>KCYHn</sub> + 5         |      |      | ns   |

#### (1) SCKO/SI/SO

#### Master Mode:

- CSIG (CSIGnCTL1: CSIGnCKR/CSIGnCFG0: CSIGnDAP0 = 0/0 or 1/1)
- CSIH (CSIHnCFGm: CSIHnCKPm/CSIHnCFGm: CSIHnDAPm = 0/0 or 1/1)



- CSIG (CSIGnCTL1: CSIGnCKR/CSIGnCFG0: CSIGnDAP0 = 1/0 or 0/1)
- CSIH (CSIHnCFGm: CSIHnCKPm/CSIHnCFGm: CSIHnDAPm = 1/0 or 0/1)



### (2) RYI

- CSIG: Only master mode (CSIGnCTL1: CSIGnHSE = 1, CSIGnCTL1: CSIGnSIT = 0)
- CSIH: Only master mode (CSIHnCTL1: CSIHnHSE = 1, CSIHnCTL1: CSIHnSIT = 0)
  - CSIG (CSIGnCTL1: CSIGnCKR = 0)
  - CSIH (CSIHnCFGm: CSIHnCKPm = 0)



- CSIG (CSIGnCTL1: CSIGnCKR = 1)
- CSIH (CSIHnCFGm: CSIHnCKPm = 1)



## (3) CSSn

### Only Master Mode (Setup Time):

• CSIHnCFGm: CSIHnCKPm = 0, CSIHnCFGm: CSIHnDAPm = 0



• CSIHnCFGm: CSIHnCKPm = 0, CSIHnCFGm: CSIHnDAPm = 1



### Only Master Mode (Hold Time):

• CSIHnCTL1: CSIHnSIT = 0, CSIHnCFGm: CSIHnCKPm = 0, CSIHnCFGm: CSIHnDAPm = 0



• CSIHnCTL1: CSIHnSIT = 1, CSIHnCFGm: CSIHnCKPm = 0, CSIHnCFGm: CSIHnDAPm = 0



#### (4) SCKO/SI/SO

#### Slave Mode:

- CSIG (CSIGnCTL1: CSIGnCKR/CSIGnCFG0: CSIGnDAP0 = 0/0 or 1/1)
- CSIH (CSIHnCFGm: CSIHnCKPm/CSIHnCFGm: CSIHnDAPm = 0/0 or 1/1)



- CSIG (CSIGnCTL1: CSIGnCKR/CSIGnCFG0: CSIGnDAP0 = 1/0 or 0/1)
- CSIH (CSIHnCFGm: CSIHnCKPm/CSIHnCFGm: CSIHnDAPm = 1/0 or 0/1)



### (5) RYO

- CSIG (CSIGnCTL1: CSIGnCKR/CSIGnCFG0: CSIGnDAP0 = 0/0)
- CSIH (CSIHnCFGm: CSIHnCKPm/CSIHnCFGm: CSIHnDAPm = 0/0)



- CSIG (CSIGnCTL1: CSIGnCKR/CSIGnCFG0: CSIGnDAP0 = 0/1)
- CSIH (CSIHnCFGm: CSIHnCKPm/CSIHnCFGm: CSIHnDAPm = 0/1)



- CSIG (CSIGnCTL1: CSIGnCKR/CSIGnCFG0: CSIGnDAP0 = 1/0)
- CSIH (CSIHnCFGm: CSIHnCKPm/CSIHnCFGm: CSIHnDAPm = 1/0)



- CSIG (CSIGnCTL1: CSIGnCKR/CSIGnCFG0: CSIGnDAP0 = 1/1)
- CSIH (CSIHnCFGm: CSIHnCKPm/CSIHnCFGm: CSIHnDAPm = 1/1)



### (6) SSI

#### Slave Mode:

- CSIG (CSIGnCTL1: CSIGnSSE=1, CSIGnCTL1: CSIGnCKR/CSIGnCFG0: CSIGnDAP0 = 0/0 or 1/1)
- CSIH (CSIHnCTL1: CSIHnSSE=1, CSIHnCFGm: CSIHnCKPm/CSIHnCFGm: CSIHnDAPm = 0/0 or 1/1)



- CSIG (CSIGnCTL1: CSIGnSSE=1, CSIGnCTL1: CSIGnCKR/CSIGnCFG0: CSIGnDAP0 = 1/0 or 0/1)
- CSIH (CSIHnCTL1: CSIHnSSE=1, CSIHnCFGm: CSIHnCKPm/CSIHnCFGm: CSIHnDAPm = 1/0 or 0/1)



#### 1.21 **RIIC Timing**

Table 1.7 **RIIC Timing (Normal Mode)** 

| Item                                         | Symbol                | Condition              | MIN. | TYP. | MAX. | Unit |
|----------------------------------------------|-----------------------|------------------------|------|------|------|------|
| SCL clock period                             | f <sub>CLK</sub>      |                        | 0    |      | 100  | kHz  |
| Bus free time (between stop/start condition) | t <sub>BUF</sub>      |                        | 4.7  |      |      | μs   |
| Hold time*1                                  | t <sub>HD</sub> : STA |                        | 4.0  |      |      | μs   |
| SCL clock low-level width                    | t <sub>LOW</sub>      |                        | 4.7  |      |      | μs   |
| SCL clock high-level time                    | t <sub>HIGH</sub>     |                        | 4.0  |      |      | μs   |
| Setup time for start/restart condition       | t <sub>SU</sub> : STA |                        | 4.7  |      |      | μs   |
| Data hold time                               | t <sub>HD</sub> : DAT | CBUS compatible master | 5.0  |      |      | μs   |
|                                              |                       | IIC mode               | 0*2  |      |      | μs   |
| Data setup time                              | t <sub>SU</sub> : DAT |                        | 250  |      |      | ns   |
| SDA and SCL signal rise time                 | t <sub>R</sub>        |                        |      |      | 1000 | ns   |
| SDA and SCL signal fall time                 | t <sub>F</sub>        |                        |      |      | 300  | ns   |
| Stop condition setup time                    | t <sub>SU</sub> : STO |                        | 4.0  |      |      | μs   |
| Capacitance load of each bus line            | Cb                    |                        |      |      | 400  | pF   |

Note: SCL: RIICOSCL pin SDA: RIICOSDA pin

- Note 1. At the start condition, the first clock pulse Is generated after the hold time.
- The system requires a minimum of 300 ns hold time internally for the RIICOSDA signal (at VIH min. of Note 2. RIICOSCL signal). In order to occupy the undefined area at the falling edge of RIICOSCL.
- If the system does not extend the RIICOSCL signal low hold time ( $t_{Low}$ ), only the maximum data hold time Note 3. (t<sub>HD</sub>: DAT) needs to be satisfied.
- Note 4. The fast mode IIC bus can be used in normal mode IIC bus system. In this case, set the fast mode IIC bus so that it meets the following conditions.
  - If the system does not extend the RIICOSCL signal's low state hold time:  $t_{SU}$ : DAT  $\geq$  250 ns
  - If the system extends the RIICOSCL signal's low state hold time:

Transmit the following data bit to the RIICOSDA line prior to releasing the RIICOSCL line

 $(t_{Rmax.} + t_{SU}: DAT = 1000 + 250 = 1250 \text{ ns}: Normal mode IIC bus specification}).$ 

Note 5. Cb: Total capacitance of one bus line (unit: pF)

Table 1.8 RIIC Timing (Fast Mode)

| Item                                              | Symbol                | Condition | MIN.              | TYP. | MAX. | Unit |
|---------------------------------------------------|-----------------------|-----------|-------------------|------|------|------|
| SCL clock period                                  | f <sub>CLK</sub>      |           | 0                 |      | 400  | kHz  |
| Bus free time (between stop/start condition)      | t <sub>BUF</sub>      |           | 1.3               |      |      | μs   |
| Hold time*1                                       | t <sub>HD</sub> : STA |           | 0.6               |      |      | μs   |
| SCL clock low-level width                         | t <sub>LOW</sub>      |           | 1.3               |      |      | μs   |
| SCL clock high-level time                         | t <sub>HIGH</sub>     |           | 0.6               |      |      | μs   |
| Setup time for start/restart condition            | t <sub>SU</sub> : STA |           | 0.6               |      |      | μs   |
| Data hold time                                    | t <sub>HD</sub> : DAT | IIC mode  | 0*2               |      |      | μs   |
| Data setup time                                   | t <sub>SU</sub> : DAT |           | 100* <sup>4</sup> |      |      | ns   |
| SDA and SCL signal rise time                      | t <sub>R</sub>        |           | 20 + 0.1 × Cb*5   |      | 300  | ns   |
| SDA and SCL signal fall time                      | t <sub>F</sub>        |           | 20 + 0.1 × Cb*5   |      | 300  | ns   |
| Stop condition setup time                         | t <sub>SU</sub> : STO |           | 0.6               |      |      | μs   |
| Pulse width with spike suppressed by input filter | t <sub>SP</sub>       |           | 0                 |      | 50   | ns   |
| Capacitance load of each bus line                 | Cb                    |           |                   |      | 400  | pF   |

Note: SCL: RIICOSCL pin SDA: RIICOSDA pin

- Note 1. At the start condition, the first clock pulse Is generated after the hold time.
- Note 2. The system requires a minimum of 300 ns hold time internally for the RIICOSDA signal (at VIH min. of RIICOSCL signal). In order to occupy the undefined area at the falling edge of RIICOSCL.
- Note 3. If the system does not extend the RIICOSCL signal low hold time ( $t_{Low}$ ), only the maximum data hold time ( $t_{HD}$ : DAT) needs to be satisfied.
- Note 4. The fast mode IIC bus can be used in normal mode IIC bus system. In this case, set the fast mode IIC bus so that it meets the following conditions.
  - If the system does not extend the RIIC0SCL signal's low state hold time:  $t_{SU}$ : DAT  $\geq$  250 ns
  - If the system extends the RIICOSCL signal's low state hold time:

Transmit the following data bit to the RIICOSDA line prior to releasing the RIICOSCL line ( $t_{Rmax.} + t_{SU}$ : DAT = 1000 + 250 = 1250 ns: Normal mode IIC bus specification).

Note 5. Cb: Total capacitance of one bus line (unit: pF)



#### **ADTRG Timing** 1.22

| Item                  | Symbol              | Condition | MIN.            | TYP. | MAX. | Unit |
|-----------------------|---------------------|-----------|-----------------|------|------|------|
| ADCAnTRGm input high/ | t <sub>WADH</sub> / |           | n × Tsamp + 20* |      |      | ns   |
| low level width       | <sup>T</sup> WADL   |           |                 |      |      |      |

Note 1. n: Sampling number of the digital noise filter for each input. Tsamp: Sampling time of the digital noise filter for each input.



#### 1.23 **Key Return Timing**

| Item                        | Symbol            | Condition | MIN. | TYP. | MAX. | Unit |
|-----------------------------|-------------------|-----------|------|------|------|------|
| KR0In input low level width | t <sub>WKRL</sub> |           | 600  |      |      | ns   |



# 1.24 POC Characteristics

| Item                 | Symbol              | Condition                             | MIN. | TYP. | MAX. | Unit |
|----------------------|---------------------|---------------------------------------|------|------|------|------|
| Detection voltage    | VPOC                | At power-on                           | 2.8  | 2.95 | 3.1  | V    |
|                      |                     | After (except) power-on               | 2.8  | 2.9  | 3.0  | V    |
| Voltage gradient     | t <sub>VS</sub>     |                                       | 0.02 |      | 500  | V/ms |
| Response time 1      | t <sub>D_POC1</sub> | $t_{VS}$ = 0.02 V/ms to 20 V/ms       |      |      | 2    | ms   |
|                      |                     | t <sub>VS</sub> = 20 V/ms to 500 V/ms |      |      | 5    | ms   |
| Response time 2      | t <sub>D_POC2</sub> |                                       |      |      | 5    | μs   |
| REGVCC minimum width | t <sub>W_POC</sub>  |                                       | 0.2  |      |      | ms   |



#### 1.25 LVI Characteristics

| Item                 | Symbol             | Condition               | MIN. | TYP. | MAX. | Unit |
|----------------------|--------------------|-------------------------|------|------|------|------|
| Detection voltage    | VLVI0              | At power-on             | 3.87 | 4.0  | 4.13 | V    |
|                      |                    | After (except) power-on | 3.9  | 4.0  | 4.1  | V    |
|                      | VLVI1              | At power-on             | 3.57 | 3.7  | 3.83 | V    |
|                      |                    | After (except) power-on | 3.6  | 3.7  | 3.8  | V    |
|                      | VLVI2              | At power-on             | 3.37 | 3.5  | 3.63 | V    |
|                      |                    | After (except) power-on | 3.4  | 3.5  | 3.6  | V    |
| Voltage gradient     | t <sub>VS</sub>    |                         | 0.02 |      | 500  | V/ms |
| Response time        | t <sub>D_LVI</sub> |                         |      |      | 2    | ms   |
| REGVCC minimum width | $t_{W\_LVI}$       |                         | 0.2  |      |      | ms   |



# 1.26 VLVI Characteristics

| Item                 | Symbol              | Condition                             | MIN. | TYP. | MAX. | Unit |
|----------------------|---------------------|---------------------------------------|------|------|------|------|
| Detection voltage    | VVLVI               |                                       | 1.8  | 1.9  | 2.0  | V    |
| Voltage gradient     | t <sub>VS</sub>     |                                       | 0.02 |      | 500  | V/ms |
| Response time        | t <sub>D_VLVI</sub> | $t_{VS}$ = 0.02 V/ms to 20 V/ms       |      |      | 2    | ms   |
|                      |                     | t <sub>VS</sub> = 20 V/ms to 500 V/ms |      |      | 5    | ms   |
| REGVCC minimum width | t <sub>W_VLVI</sub> |                                       | 0.2  |      |      | ms   |



# 1.27 Flash Programming Characteristics

# 1.27.1 Serial Programming Interface

## 1.27.1.1 Serial programmer setup timing

Condition: Ta = 0 to  $40^{\circ}C$ 

| Item                                       | Symbol            | Condition | MIN. | TYP. | MAX. | Unit |
|--------------------------------------------|-------------------|-----------|------|------|------|------|
| REGVCC ↑ and IOVDD ↑ to RESET ↑ delay time | t <sub>DPOR</sub> |           | 2    |      |      | ms   |
| FLMD0, 1 setup time<br>(vs RESET ↑)        | t <sub>SMDR</sub> |           | 1    |      |      | ms   |
| FLMD0, 1 hold time<br>(vs RESET ↑)         | t <sub>HMDR</sub> |           | 1    |      |      | ms   |
| FLMD0 pulse input start time               | t <sub>RP</sub>   |           | 1.5  |      |      | ms   |
| FLMD0 pulse input end time                 | t <sub>RPE</sub>  |           |      |      | 11.5 | ms   |
| FLMD0 low/high level width                 | t <sub>PW</sub>   |           | 0.8  |      |      | μs   |
| FLMD0 rise time                            | t <sub>R</sub>    |           |      |      | 20   | ns   |
| FLMD0 fall time                            | t <sub>F</sub>    |           |      |      | 20   | ns   |

**NOTE** 

IOVDD: EVCC = A0VREF



#### **Core Voltage Monitor Characteristics** 1.28

| Item                                  | Symbol             | Condition | MIN. | TYP. | MAX. | Unit |
|---------------------------------------|--------------------|-----------|------|------|------|------|
| High AWOVCL, ISOVCL detection voltage | VCVMH              |           | 1.40 | 1.50 | 1.60 | V    |
| Low AWOVCL, ISOVCL detection voltage  | VCVML              |           | 1.00 | 1.05 | 1.10 | V    |
| Response time                         | t <sub>D_CVM</sub> |           | 0.2  |      | 10   | μs   |

## 1.29 A/D Converter Characteristics

(1/2)

| Item                                                       | Symbol              | Condition      | on                      |                             | MIN.  | TYP. | MAX.         | Unit  |
|------------------------------------------------------------|---------------------|----------------|-------------------------|-----------------------------|-------|------|--------------|-------|
| Macro operation clock                                      |                     |                |                         |                             | 8     |      | 40           | MHz   |
| Resolution                                                 | RESn                | 12-bit m       | ode                     |                             | 12    | 12   | 12           | bit   |
|                                                            |                     | 10-bit m       | ode                     |                             | 10    | 10   | 10           | bit   |
| A0VREF voltage range                                       | A0VREF              |                |                         |                             | 3.0   |      | 5.5          | V     |
| Conversion time                                            | T <sub>CONn</sub>   |                |                         |                             | 1.15  |      |              | μs    |
| Overall error*1                                            | TOEn                | 12-bit<br>mode | AnVREF = 4.5 V to 5.5 V | ADCAnIm,<br>w/o channel T&H |       |      | ±4.0         | LSB   |
|                                                            |                     |                |                         | ADCA0I0-5,<br>w/channel T&H |       |      | ±6.0         | LSB   |
|                                                            |                     |                | AnVREF = 3.6 V to 4.5 V | ADCAnIm,<br>w/o channel T&H |       |      | ±6.0         | LSB   |
|                                                            |                     |                |                         | ADCA0I0-5,<br>w/channel T&H |       |      | ±8.0         | LSB   |
|                                                            |                     |                | AnVREF = 3.0 V to 3.6 V | ADCAnIm,<br>w/o channel T&H |       |      | ±8.0         | LSB   |
|                                                            |                     |                |                         | ADCA0I0-5,<br>w/channel T&H |       |      | ±10.0        | LSB   |
|                                                            |                     | 10-bit         | AnVREF = 4.5 V to 5.5 V | ADCAnIm                     |       |      | ±1.0         | LSB   |
|                                                            |                     | mode           |                         | ADCAnImS                    |       |      | ±2.0         | LSB   |
|                                                            |                     |                | AnVREF = 3.6 V to 4.5 V | ADCAnIm                     |       |      | ±1.5         | LSB   |
|                                                            |                     |                |                         | ADCAnImS                    |       |      | ±2.5         | LSB   |
|                                                            |                     |                | AnVREF = 3.0 V to 3.6 V | ADCAnIm                     |       |      | ±2.0         | LSB   |
|                                                            |                     |                |                         | ADCAnImS                    |       |      | ±3.0         | LSB   |
| Analog input voltage                                       | VAIN0SN             | Channel        | T&H not used            |                             | AnVSS |      | AnVREF       | V     |
|                                                            |                     | Channel        | T&H used                |                             | 0.2   |      | A0VREF - 0.2 | V     |
| Recovery time from power down                              |                     | Deep S1        | TOP mode                |                             | 1     |      |              | μs    |
| Operation current                                          | IA0VREF             | Channel        | T&H not used            |                             |       | 1.1  | 3.0          | mA    |
|                                                            |                     | Channel        | T&H used (6 pins)       |                             |       |      | *2           | mA    |
| STOP, DeepSTOP,<br>CyclicSTOP current<br>(@LPS is stopped) | IA0VREFS            |                |                         |                             |       | 1    | 10           | μΑ    |
| Channel T&H current                                        | ITH                 |                |                         |                             |       | 0.5  | 1.3          | mA/ch |
| Channel T&H hold time                                      | t <sub>THHOLD</sub> |                |                         |                             | 0.2   |      | 10           | μs    |

(2/2)

| Item                                        | Symbol  | Conditi                                  | on                                       | MIN.       | TYP.       | MAX.       | Unit |
|---------------------------------------------|---------|------------------------------------------|------------------------------------------|------------|------------|------------|------|
| Accuracy of TESH0SN self-diagnosis function | TESH0SN | 12bit                                    | Self-diagnosis voltage level = A0VREF    | 4015- TOEn |            | 4095       | LSB  |
|                                             |         | mode                                     | Self-diagnosis voltage level = 2/3A0VREF | 2651- TOEn | 2731       | 2811+ TOEn | LSB  |
|                                             |         | Self-diagnosis voltage level = 1/2A0VREF | 1968- TOEn                               | 2048       | 2128+ TOEn | LSB        |      |
|                                             |         |                                          | Self-diagnosis voltage level = 1/3A0VREF | 1285- TOEn | 1365       | 1445+ TOEn | LSB  |
|                                             |         |                                          | Self-diagnosis voltage level = A0VSS     | 0          |            | 80+ TOEn   | LSB  |
|                                             |         | 10bit                                    | Self-diagnosis voltage level = A0VREF    | 1003- TOEn |            | 1023       | LSB  |
|                                             |         | mode                                     | Self-diagnosis voltage level = 2/3A0VREF | 663- TOEn  | 683        | 703+ TOEn  | LSB  |
|                                             |         |                                          | Self-diagnosis voltage level = 1/2A0VREF | 492- TOEn  | 512        | 532+ TOEn  | LSB  |
|                                             |         |                                          | Self-diagnosis voltage level = 1/3A0VREF | 321- TOEn  | 341        | 361+ TOEn  | LSB  |
|                                             |         |                                          | Self-diagnosis voltage level = A0VSS     | 0          |            | 20+ TOEn   | LSB  |

Note 1. This does not include quantization error.

Note 2.  $3.0 + 1.3 \times \text{(the number of used channel T&H)}$ 

#### **CAUTION**

Applying a digital pulse to the AP0 pin during A/D conversion may lead to the result of A/D conversion not being as expected due to coupling noise. The same problem may arise in operation of the digital buffer as an output pin. Therefore, we recommend not using the digital buffer in applying pulses to the AP0 pin, in output operation, and in similar operations during A/D conversion.

## 1.29.1 Equivalent Circuit of the Analog Input Block



| Terminals           | Condition                    | RIN (kΩ) | CIN (pF) |
|---------------------|------------------------------|----------|----------|
| ADCA010-5           | When channel T&H is used     | 6.2      | 2.1      |
|                     | When channel T&H is not used | 2.4      | 3.3      |
| ADCA0I6-15          | _                            | 2.4      | 3.3      |
| ADCA010S-3S, 5S-16S |                              | 3.6      | 8.4      |
| ADCA0I4S, 17S-19S   | _                            | 5.4      | 8.4      |

#### **CAUTION**

This specification is not tested during outgoing inspection. Therefore RIN and CIN are reference values only and not guaranteed. In addition these values are specified as maximum values.



### 1.30 Flash Characteristics

#### (1) Code Flash

The code flash memory is shipped in the erased state. If the code flash memory is read where it has not been written after erasure (no write condition), an ECC error is generated, resulting in the occurrence of an exception.

Table 1.9 Basic characteristics

| Item                         | Symbol            | Condition                 | MIN. | TYP. | MAX. | Unit  |
|------------------------------|-------------------|---------------------------|------|------|------|-------|
| Operation frequency          | f <sub>PCLK</sub> |                           | 4    |      | 40   | MHz   |
| Operation voltage            | $V_{DD}$          |                           | 3.0  |      | 5.5  | V     |
| Number of rewrites*1         | CWRT              | Data retention 20 years*2 | 1000 |      |      | times |
| Programming temperature (Ta) | TPRG              | R7F7010xx2                | -40  |      | 85   | °C    |
|                              |                   | R7F7010xx3                | -40  |      | 105  | °C    |
|                              |                   | R7F7010xx4                | -40  |      | 125  | °C    |

Note 1. The number of rewrites is the number of erasures for each block. When the number of rewrites is "n" (n = 1000), the device can be erased "n" times for each block. For example, when a block of 32 KB is erased after 256 bytes of writing have been performed for different addresses 128 times, the number of rewrites is counted as 1. However, multiple writing to the same address is not possible with 1 erasure (overwriting prohibited).

Note 2. Retention period under average Ta = 85°C. This is the period starting on completion of a successful erasure of the code flash memory.

Table 1.10 Programming characteristic

| Item             | Symbol | Condition                                      | Block size | MIN. | TYP.              | MAX.              | Unit |
|------------------|--------|------------------------------------------------|------------|------|-------------------|-------------------|------|
| Programming time |        | fPCLK ≥ 20 MHz                                 | 256 B      |      | 2*1               | 6* <sup>1</sup>   | ms   |
|                  |        | CWRT < 100 times                               | 8 KB       |      | 50                | 90                | ms   |
|                  |        |                                                | 32 KB      |      | 200               | 360               | ms   |
|                  |        |                                                | 2 MB       |      | 12.5              | 21.5              | S    |
|                  |        | f <sub>PCLK</sub> ≥ 20 MHz                     | 256 B      |      | 2.4* <sup>1</sup> | 7.2* <sup>1</sup> | ms   |
|                  |        | CWRT ≥ 100 times                               | 8 KB       |      | 60                | 108               | ms   |
|                  |        |                                                | 32 KB      |      | 240               | 432               | ms   |
|                  |        |                                                | 2 MB       |      | 15                | 26                | s    |
| Erasure time     |        | f <sub>PCLK</sub> ≥ 20 MHz                     | 8 KB       |      | 50                | 120               | ms   |
|                  |        | CWRT < 100 times                               | 32 KB      |      | 200               | 480               | ms   |
|                  |        |                                                | 2 MB       |      | 12.8              | 28                | s    |
|                  |        | f <sub>PCLK</sub> ≥ 20 MHz<br>CWRT ≥ 100 times | 8 KB       |      | 60                | 144               | ms   |
|                  |        |                                                | 32 KB      |      | 240               | 576               | ms   |
|                  |        |                                                | 2 MB       |      | 15.4              | 33.6              | s    |

Note 1. Only the processing time of the hardware. The overhead required by the software is not included.

## (2) Data Flash

The data flash memory is shipped in the erased state. If the data flash memory is read where it has not been written after erasure (no write condition), an ECC error is generated, resulting in the occurrence of an exception

Table 1.11 Basic characteristics

| Item                 | Symbol            | Condition                 | MIN.  | TYP. | MAX. | Unit  |
|----------------------|-------------------|---------------------------|-------|------|------|-------|
| Operation frequency  | f <sub>PCLK</sub> |                           | 4     |      | 40   | MHz   |
| Operation voltage    | $V_{DD}$          |                           | 3.0   |      | 5.5  | V     |
| Number of rewrites*1 | CWRT              | Data retention 20 years*2 | 125 k |      |      | times |
|                      |                   | Data retention 3 years*2  | 250 k |      |      | times |
| Programming          | TPRG              | R7F7010xx2                | -40   |      | 85   | °C    |
| temperature (Ta)     |                   | R7F7010xx3                | -40   |      | 105  | °C    |
|                      |                   | R7F7010xx4                | -40   |      | 125  | °C    |

Note 1. The number of rewrites is the number of erasures for each block. When the number of rewrites is "n" (n = 125000), the device can be erased "n" times for each block. For example, when a block of 64 bytes is erased after 4 bytes of writing have been performed for different addresses 168 times, the number of rewrites is counted as 1. However, multiple writing to the same address is not possible with 1 erasure (overwriting prohibited).

Note 2. Retention period under average Ta = 85°C. This is the period starting on completion of a successful erasure of the data flash memory.

Table 1.12 Programming characteristics

| Item             | Symbol | Condition                  | Block size MIN. |  | TYP.              | MAX.              | Unit |
|------------------|--------|----------------------------|-----------------|--|-------------------|-------------------|------|
| Programming time |        | f <sub>PCLK</sub> ≥ 20 MHz | 4 B             |  | 0.3* <sup>1</sup> | 1.7* <sup>1</sup> | ms   |
|                  |        | f <sub>PCLK</sub> ≥ 20 MHz | 32 KB           |  | 2.5               | 6.8               | ms   |
| Erasure time     |        | f <sub>PCLK</sub> ≥ 20 MHz | 64 B            |  | 3* <sup>1</sup>   | 10* <sup>1</sup>  | ms   |
|                  |        | f <sub>PCLK</sub> ≥ 20 MHz | 32 KB           |  | 1.6               | 5.2               | ms   |
| Blank check time |        | f <sub>PCLK</sub> ≥ 20 MHz | 4 B             |  |                   | 30* <sup>1</sup>  | μs   |
|                  |        |                            | 64 B            |  |                   | 100               | μs   |

Note 1. Only the processing time of the hardware. The overhead required by the software is not included.

# 1.31 Injection Currents

Table 1.13 Definition of Pin Group

| Symbol | Power Supply for Pin Group | Pin                             |
|--------|----------------------------|---------------------------------|
| PgE    | EVCC, EVSS                 | RESET, FLMD0, JP0, P0, P10, P11 |
| PgA0   | A0VREF, A0VSS              | AP0                             |

# 1.31.1 Absolute Maximum Ratings

Condition:  $Ta = 25^{\circ}C$ 

| Item                                | Symbol             | Condition |         | MIN. | TYP. | MAX. | Unit |
|-------------------------------------|--------------------|-----------|---------|------|------|------|------|
| Positive overload current VIN > VCC | I <sub>INJPM</sub> | PgE       | Per pin |      |      | 10   | mA   |
|                                     |                    |           | Total   |      |      | 60   | mA   |
|                                     |                    | PgA0      | Per pin |      |      | 10   | mA   |
|                                     |                    |           | Total   |      |      | 60   | mA   |
| Negative overload current           | I <sub>INJNP</sub> | . PgE     | Per pin |      |      | -10  | mA   |
| VIN < VSS                           |                    |           | Total   |      |      | -60  | mA   |
|                                     |                    | PgA0      | Per pin |      |      | -10  | mA   |
|                                     |                    |           | Total   |      |      | -60  | mA   |

#### **CAUTIONS**

- 1. The DC injection current (total) must satisfy the specifications of the injection current per pin.
- 2. Do not impress an overvoltage on P8 and P9 pins.

### 1.31.2 DC Characteristics for Overload Current

| Item                                   | Symbol             | Condition |         | MIN. | TYP. | MAX. | Unit |
|----------------------------------------|--------------------|-----------|---------|------|------|------|------|
| Positive overload current VIN > VCC    | I <sub>INJP</sub>  | PgE       | Per pin |      |      | 2    | mA   |
|                                        |                    |           | Total   |      |      | 50   | mA   |
|                                        |                    | PgA0      | Per pin |      |      | 3    | mA   |
|                                        |                    |           | Total   |      |      | 20   | mA   |
| Negative overload current<br>VIN < VSS | I <sub>INJIN</sub> | PgE       | Per pin |      |      | -2   | mA   |
|                                        |                    |           | Total   |      |      | -50  | mA   |
|                                        |                    | PgA0      | Per pin |      |      | -3   | mA   |
|                                        |                    |           | Total   |      |      | -20  | mA   |

**NOTE** 

These specifications are not tested on sorting and are specified based on the device characterization.

### 1.31.3 DC Characteristics for Pins Influenced by Injected Current on an Adjacent

| Item                                | Symbol            | Condition MIN. | TYP. | MAX.                 | Unit |
|-------------------------------------|-------------------|----------------|------|----------------------|------|
| Leakage current coupling factor for | K <sub>INJP</sub> | PgE            |      | $3.0 \times 10^{-6}$ | _    |
| positive overload current           |                   | PgA0           |      | $4.8 \times 10^{-6}$ | _    |
| Leakage current coupling factor for | K <sub>INJN</sub> | PgE            |      | $7.5 \times 10^{-6}$ | _    |
| negative overload current           |                   | PgA0           |      | $2.6 \times 10^{-6}$ | _    |

#### **NOTES**

- These specifications are not tested on sorting and are specified based on the device characterization.
- 2. An overload current through a pin will cause a certain error current in the adjacent pins. This error current must be added to the respective leakage current (ILIH or ILIL) of the adjacent
- 3. The amount of error leakage current depends on the overload current and is defined by the overload coupling factor KINJ.

The total current through a pin is:

 $|I_{total}| = |ILIH \text{ or } ILIL| + (|I_{INJn}| \times K_{INJn})$ 

| Item                           | Symbol            | Condition      | MIN. | TYP. | MAX. | Unit |
|--------------------------------|-------------------|----------------|------|------|------|------|
| Degradation of overall error*1 | I <sub>INJP</sub> | Par = 3 mA     |      |      | ±1.3 | LSB  |
|                                |                   | Total = 20 mA  |      |      | ±3.8 | LSB  |
|                                | I <sub>INJN</sub> | Par = -3 mA    |      |      | ±1.4 | LSB  |
|                                |                   | Total = -20 mA |      |      | ±4.5 | LSB  |

Note 1. This value is the degradation by injected current on an adjacent pin. Therefore, this value is added to the specification of A/D converter's overall error defined separately as the electrical specifications.

Note: These specifications are not tested on sorting and are specified based on the device characterization.

#### **CAUTION**

When there is an increased leakage current on the analog input pins, based on currents injected into the pins adjacent to the converted channel, the effect on the ADC accuracy depends on the external analog source impedance.

[Example] Conditions: A0VREF = 5.0 V, external analog source impedance =  $10 \text{ k}\Omega$ .

If there is a leakage current of 1µA by injected current, the effect on the ADC accuracy is 1 (µA) x 10 k ( $\Omega$ ) / 5 (V) = 0.2%FSR

#### 1.31.4 A/D Diagnosis Function Influenced by Injected Current

Refer to Section 1.29, A/D Converter Characteristics.



# **Section 2** Package Dimensions



RH850/F1L

# REVISION HISTORY RH850/F1L (100-Pin Version) Datasheet

| Day  | Data         | Description                                                     |                                                                                                    |  |  |  |
|------|--------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--|--|--|
| Rev. | Date         | Page                                                            | Summary                                                                                            |  |  |  |
| 0.10 | Jun 25, 2013 | _                                                               | First Edition issued                                                                               |  |  |  |
| 0.81 | Dec 03, 2013 | 1                                                               | 1.1.2.1 Common Conditions, Power supply, Capacitance of the internal regulator changed             |  |  |  |
|      |              | 4                                                               | 1.2.3 Port Current changed                                                                         |  |  |  |
|      |              | 5                                                               | 1.3 Capacitance, note 1 and note 2 changed                                                         |  |  |  |
|      |              | 5                                                               | 1.4 Operational Condition, note 2 changed                                                          |  |  |  |
|      |              | 5                                                               | 1.5 Oscillator Characteristics, CAUTION changed                                                    |  |  |  |
|      |              | 6                                                               | 1.7 PLL Characteristics changed                                                                    |  |  |  |
|      |              | 6                                                               | 1.8 Regulator Characteristics changed; note 1 changed                                              |  |  |  |
|      |              | 7, 8 1.9 Pin Characteristics changed, note 2 and note 6 changed |                                                                                                    |  |  |  |
|      |              | 1.10 Power Supply Currents changed                              |                                                                                                    |  |  |  |
|      |              | 11                                                              | 1.11 Interrupt Timing changed                                                                      |  |  |  |
|      |              | 12                                                              | 1.12 Power Up/Down Timing, timing diagram changed                                                  |  |  |  |
|      |              | 18                                                              | 1.20.2 CSIH Timing, CAUTION changed                                                                |  |  |  |
|      |              | 31                                                              | 1.24 POC Characteristics changed                                                                   |  |  |  |
|      |              | 32                                                              | 1.25 LVI Characteristics, changed                                                                  |  |  |  |
|      |              | 33                                                              | 1.26 VLVI Characteristics changed                                                                  |  |  |  |
|      |              | 35                                                              | 1.28 Core Voltage Monitor Characteristics changed                                                  |  |  |  |
|      |              | 35, 36                                                          | 1.29 A/D Converter Characteristics changed                                                         |  |  |  |
|      |              | 37                                                              | 1.30 Flash Characteristics, (1) Code Flash, Table 1.9 Basic Characteristics, note 2 changed        |  |  |  |
|      |              | 37                                                              | 1.30 Flash Characteristics, (1) Code Flash, Table 1.10 Programming Characteristics changed         |  |  |  |
|      |              | 38                                                              | 1.30 Flash Characteristics, (2) Data Flash, Table 1.11 Basic Characteristics, note 2 changed       |  |  |  |
|      |              | 38                                                              | 1.30 Flash Characteristics, (2) Data Flash, Table 1.12 Programming Characteristics, note 2 changed |  |  |  |
|      |              | 39, 40                                                          | 1.31 Injection Currents, added                                                                     |  |  |  |

All trademarks and registered trademarks are the property of their respective owners.



#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information,
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics products.
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics

RENESAS

## **SALES OFFICES**

Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-651-700, Fax: +44-1628-651-804

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd. 7th Floor, Quantum Plaza, No.27 ZhiChunLu Ha Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 nunLu Haidian District, Beijing 100083, P.R.China

Renesas Electronics (Shanghai) Co., Ltd.
Unit 204, 205, AZIA Center, No.1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China Tel: +86-21-5877-1818, Fax: +86-21-6887-7858 / -7898

Renesas Electronics Hong Kong Limited
Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2868-9318, Fax: +852 2869-9022/9044

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd.
80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre Singapore 339949
Tel: +65-6213-0200, Fax: +65-6213-0300

Renesas Electronics Malaysia Sdn.Bhd.

เกลาเออออ Erectionius เพลาสู่ysta 3นที.bnu. Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd. 11F., Samik Lavied' or Bldg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: 482-2-588-3737, Fax: 482-2-588-5141